IDEAS home Printed from https://ideas.repec.org/a/gam/jmathe/v10y2022i5p848-d765918.html
   My bibliography  Save this article

Compact Word-Serial Modular Multiplier Accelerator Structure for Cryptographic Processors in IoT Edge Nodes with Limited Resources

Author

Listed:
  • Atef Ibrahim

    (Computer Engineering Department, College of Computer Engineering and Sciences, Prince Sattam Bin Abdulaziz University, Al-Kharj 16278, Saudi Arabia
    Electrical and Computer Engineering Department, University of Victroia, Victoria, BC V8P 5C2, Canada)

  • Fayez Gebali

    (Electrical and Computer Engineering Department, University of Victroia, Victoria, BC V8P 5C2, Canada)

Abstract

IoT is extensively used in many infrastructure applications, including telehealth, smart homes, smart grids, and smart cities. However, IoT has the weakest link in system security since it often has low processing and power resources. It is important to implement the necessary cryptographic primitives in these devices using extremely efficient finite field hardware structures. Modular multiplication is the core of cryptographic operators. Therefore, we present, in this work, a word-serial modular multiplier accelerator structure that provides the system designer with the ability to manage areas, delays, and energy consumption through selecting the appropriate embedded processor word size l . The modularity and regularity of the suggested multiplier structure makes it more suitable for implementation in ASIC technology. The ASIC implementation results indicates that the offered multiplier structure achieves area reduction compared to the competitive existing multiplier structures that vary from 76.2% to 98.5% for l = 8 , from 73.1% to 98.1% for l = 16 , and from 82.9% to 98.3% for l = 32 . Moreover, the energy reduction varies from 61.2% to 98.8% for l = 8 , from 67.7% to 98.3% for l = 16 , and from 76.1% to 98.8% for l = 32 . These results indicate that the proposed modular multiplier structure significantly outperforms the competitive ones, in terms of area and consumed energy, making it more suitable for utilization in resource-constrained IoT edge devices.

Suggested Citation

  • Atef Ibrahim & Fayez Gebali, 2022. "Compact Word-Serial Modular Multiplier Accelerator Structure for Cryptographic Processors in IoT Edge Nodes with Limited Resources," Mathematics, MDPI, vol. 10(5), pages 1-14, March.
  • Handle: RePEc:gam:jmathe:v:10:y:2022:i:5:p:848-:d:765918
    as

    Download full text from publisher

    File URL: https://www.mdpi.com/2227-7390/10/5/848/pdf
    Download Restriction: no

    File URL: https://www.mdpi.com/2227-7390/10/5/848/
    Download Restriction: no
    ---><---

    Corrections

    All material on this site has been provided by the respective publishers and authors. You can help correct errors and omissions. When requesting a correction, please mention this item's handle: RePEc:gam:jmathe:v:10:y:2022:i:5:p:848-:d:765918. See general information about how to correct material in RePEc.

    If you have authored this item and are not yet registered with RePEc, we encourage you to do it here. This allows to link your profile to this item. It also allows you to accept potential citations to this item that we are uncertain about.

    We have no bibliographic references for this item. You can help adding them by using this form .

    If you know of missing items citing this one, you can help us creating those links by adding the relevant references in the same way as above, for each refering item. If you are a registered author of this item, you may also want to check the "citations" tab in your RePEc Author Service profile, as there may be some citations waiting for confirmation.

    For technical questions regarding this item, or to correct its authors, title, abstract, bibliographic or download information, contact: MDPI Indexing Manager (email available below). General contact details of provider: https://www.mdpi.com .

    Please note that corrections may take a couple of weeks to filter through the various RePEc services.

    IDEAS is a RePEc service. RePEc uses bibliographic data supplied by the respective publishers.