Author
Listed:
- Pedro Fernandes Paes Pinto Rocha
(Univ. Grenoble Alpes, CEA, Leti, F-38000 Grenoble, France
Univ. Grenoble Alpes, CNRS, CEA/LETI-Minatec, Grenoble INP, Institute of Engineering and Management University Grenoble Alpes, LTM, F-38054 Grenoble, France)
- Laura Vauche
(Univ. Grenoble Alpes, CEA, Leti, F-38000 Grenoble, France)
- Patricia Pimenta-Barros
(Univ. Grenoble Alpes, CEA, Leti, F-38000 Grenoble, France)
- Simon Ruel
(Univ. Grenoble Alpes, CEA, Leti, F-38000 Grenoble, France)
- René Escoffier
(Univ. Grenoble Alpes, CEA, Leti, F-38000 Grenoble, France)
- Julien Buckley
(Univ. Grenoble Alpes, CEA, Leti, F-38000 Grenoble, France)
Abstract
For high electron mobility transistors (HEMTs) power transistors based on AlGaN/GaN heterojunction, p-GaN gate has been the gate topology commonly used to deplete the two dimensional electron gas (2-DEG) and achieve a normally-OFF behavior. But fully recessed MIS gate GaN power transistors or MOSc-HEMTs have gained interest as normally-OFF HEMTs thanks to the wider voltage swing and reduced gate leakage current when compared to p-GaN gate HEMTs. However the mandatory AlGaN barrier etching to deplete the 2-DEG combined with the nature of the dielectric/GaN interface generates etching-related defects, traps, and roughness. As a consequence, the threshold voltage (V TH ) can be unstable, and the electron mobility is reduced, which presents a challenge for the integration of a fully recessed MIS gate. Recent developments have been studied to solve this challenge. In this paper, we discuss developments in gate recess with low impact etching and atomic layer etching (ALE) alongside surface treatments such as wet cleaning, thermal or plasma treatment, all in the scope of having a surface close to pristine. Finally, different interfacial layers, such as AlN, and alternative dielectrics investigated to optimize the dielectric/GaN interface are presented.
Suggested Citation
Pedro Fernandes Paes Pinto Rocha & Laura Vauche & Patricia Pimenta-Barros & Simon Ruel & René Escoffier & Julien Buckley, 2023.
"Recent Developments and Prospects of Fully Recessed MIS Gate Structures for GaN on Si Power Transistors,"
Energies, MDPI, vol. 16(7), pages 1-28, March.
Handle:
RePEc:gam:jeners:v:16:y:2023:i:7:p:2978-:d:1106771
Download full text from publisher
Corrections
All material on this site has been provided by the respective publishers and authors. You can help correct errors and omissions. When requesting a correction, please mention this item's handle: RePEc:gam:jeners:v:16:y:2023:i:7:p:2978-:d:1106771. See general information about how to correct material in RePEc.
If you have authored this item and are not yet registered with RePEc, we encourage you to do it here. This allows to link your profile to this item. It also allows you to accept potential citations to this item that we are uncertain about.
We have no bibliographic references for this item. You can help adding them by using this form .
If you know of missing items citing this one, you can help us creating those links by adding the relevant references in the same way as above, for each refering item. If you are a registered author of this item, you may also want to check the "citations" tab in your RePEc Author Service profile, as there may be some citations waiting for confirmation.
For technical questions regarding this item, or to correct its authors, title, abstract, bibliographic or download information, contact: MDPI Indexing Manager (email available below). General contact details of provider: https://www.mdpi.com .
Please note that corrections may take a couple of weeks to filter through
the various RePEc services.